# Characterization Method of SiC-JFET Interelectrode Capacitances in Linear Region

Li, K., Videt, A. & Idir, N.

Author post-print (accepted) deposited by Coventry University's Repository

## Original citation & hyperlink:

Li, K, Videt, A & Idir, N 2016, 'Characterization Method of SiC-JFET Interelectrode Capacitances in Linear Region' IEEE Transactions on Power Electronics, vol. 31, no. 2, 7089310, pp. 1528-1540. https://dx.doi.org/10.1109/TPEL.2015.2424320

DOI 10.1109/TPEL.2015.2424320 ISSN 0885-8993 ESSN 1941-0107

Publisher: IEEE

© 2016 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works.

Copyright © and Moral Rights are retained by the author(s) and/ or other copyright owners. A copy can be downloaded for personal non-commercial research or study, without prior permission or charge. This item cannot be reproduced or quoted extensively from without first obtaining permission in writing from the copyright holder(s). The content must not be changed in any way or sold commercially in any format or medium without the formal permission of the copyright holders.

This document is the author's post-print version, incorporating any revisions agreed during the peer-review process. Some differences between the published version and this version may remain and you are advised to consult the published version if you wish to cite from it.

## Characterization Method of SiC-JFET Inter-Electrode Capacitances in Linear Region

Ke LI, Member, IEEE, Arnaud VIDET, Member, IEEE, Nadir IDIR, Member, IEEE,

Abstract—In order to study switching waveforms of a SiC-JFET, its inter-electrode capacitances evolution is necessary when the power device is in linear region. In this paper, the reverse transfer capacitance  $C_{\rm gd}$  is at first characterized by the multiple-current-probe method and afterwards validated by the measurement with an impedance analyzer. The output capacitance  $C_{\rm oss}$  is measured by the same method and compared with the single-pulse characterization, which shows a huge increase of the apparent capacitance values in linear region. The influence of the power transistor internal gate resistor is thus studied, revealing the inter-electrode capacitances measurement difficulties when the power device is in linear region. The characterization results are allowed to finely model the power transistor of which the switching behaviors are validated with the measurement in a buck converter.

Index Terms—SiC-JFET; Inter-electrode capacitances; Linear region; Multi-current-probe method; single-pulse characterization; Gate resistance  $R_{\rm g}$ 

## I. INTRODUCTION

TIDE bandgap power semi-conductor devices are playing an important role in the future energy conversion system development [1]–[3] [4], thus it is necessary to know well their characteristics to optimize their use for high-temperature, high-efficiency and high-frequency power converters design [5]-[8]. Power semi-conductor devices characteristics can be divided on static characteristics and dynamic characteristics, of which the latter is mainly represented by their inter-electrode capacitances non-linear evolution on different power device electrical parameters. When the power transistor is in OFF-state, the influence of both  $V_{\rm DS}$  and  $V_{\rm GS}$  voltages on inter-electrode capacitances is presented by authors in [9]-[11] for the case of a Si-MOSFET, a SiC-MOSFET and a SiC-JFET respectively. The determination of these capacitances values in high blocking  $V_{\rm DS}$  voltage plays an important role to determine the resonance frequency at the end of the transistor turn-off switching, thus to determine the electromagnetic interference (EMI) level induced by the power converter [12].

It is presented in Fig. 1 a power transistor switching mesh and the ideal  $I_{\rm D}$  switching current,  $V_{\rm DS}$  and  $V_{\rm GS}$  switching voltage waveforms, in which it is shown that during  $V_{\rm DS}$  switching,  $V_{\rm GS}$  is superior to the threshold voltage  $V_{\rm th}$ and there is current in the power transistor channel. In order to propose a fine power transistor model, it is necessary to know well the influence of  $I_{\rm D}$  or  $V_{\rm GS}$  and  $V_{\rm DS}$  voltages on interelectrode capacitances values. The influence of the switching



Fig. 1: Power transistor switching mesh and ideal switching waveforms

TABLE I: Basic technical data of "Normally-off" SiC-JFET (SJEP120R063)

| Nominal voltage                      | 1200 V                          |
|--------------------------------------|---------------------------------|
| Nominal current                      | 40 A $(T_j = 100^\circ C)$      |
| Maximal junction temperature $(T_i)$ | 150°C                           |
| Threshold voltage                    | 1 V $(T_{\rm j} = 25^{\circ}C)$ |
| Packaging                            | TO-247                          |

current on inter-electrode capacitances evolution is presented by authors in [13], [14] in the case of a Si-MOSFET.

In this paper, a "Normally-off" SiC-JFET (SJEP120R063) is studied, of which some basic technical data are listed in TABLE I. As shown in its structure in Fig. 2,  $C_{\rm ds}$  can be neglected when the power transistor is in OFF-state [15], so interelectrode capacitance  $C_{\rm oss}=C_{\rm rss}$ . When this power device is in OFF-state, its inter-electrode capacitances evolution on both  $V_{\rm DS}$  and  $V_{\rm GS}$  voltages have been studied by authors in [11]. In this paper, their evolution when the power transistor is in linear region will be presented, with the purpose to accurately express the power transistor switching behaviors.

In this paper, firstly, inter-electrode capacitance  $C_{\rm gd}$  in linear region is characterized by multiple-current-probe (MCP) method. The obtained results are validated by comparing with another measurement using an impedance analyzer. Afterwards, the output capacitance  $C_{oss}$  is characterized by MCP method. Different from the OFF-state where  $C_{oss}$  values equal to  $C_{\rm rss}$  values (confirming the absence of  $C_{\rm ds}$  for this transistor), a huge increase of its apparent values is observed in linear region. This result is further verified by a second measurement based on single-pulse characterization. The power transistor internal gate resistance  $R_{g}$  is then taken into consideration during the characterization. Its influence on obtained results by both MCP and single-pulse method will be detailed. Afterwards, a SiC-JFET behavioral model based on these characterization results is proposed, of which the switching waveforms are compared with the experimental

K. Li, A. Videt, and N. Idir are with the University of Lille, L2EP, 59655 Villeneuve dAscq, France (e-mail: ke1.li@ed.univ-lille1.fr; arnaud.videt@univ-lille1.fr; nadir.idir@univ-lille1.fr).



Fig. 2: "Normally-off" SiC-JFET structure and equivalent circuit

results. The paper is terminated by a conclusion which presents the principle results.

### II. INTER-ELECTRODE CAPACITANCES MEASUREMENT BY MCP METHOD

In this section, the MCP method used to measure interelectrode capacitances of a power transistor in OFF-state is reviewed. Then, an improved measurement circuit by using this method to measure inter-electrode capacitances of a power transistor in ON-state is proposed.

#### A. Transistor in OFF-state

The MCP method, which is based on the use of a vector network analyzer (VNA) and several current probes, has been reported by authors in [16] to measure inter-electrode capacitances of a power transistor in OFF-state. Depending on the number of current probes, MCP method can be divided on two-current-probe method (one current injection probe (CIP), one current receiving probe (CRP), see Fig. 3a) and threecurrent-probe method (one CIP, two CRPs, see Fig. 3b).

The principle of the MCP method is that the VNA injects an AC current in the measurement circuit through the CIP, and when this current passes through an unknown impedance, it is measured by a CRP. Unknown impedance can be finally obtained by knowing the relation between the voltage of each port of the VNA, which is defined in the form of S-parameter, during the measurement.

For the measurement circuit shown in Fig. 3a, the injected current flows through the parallel association of both interelectrode capacitances  $C_{\rm gd}$  and  $C_{\rm ds}$ . Thus, the measured impedance  $Z_{\rm meas}$  at one measurement equals to:

$$\underline{Z_{\text{meas}}} = Z_{\text{setup}} + \underline{Z_{\mathbf{x}}} \tag{1}$$

where  $Z_{\text{setup}}$  represents the total impedance of the measurement circuit (e.g. current probe insertion impedance, connecting wires parasitic impedance and LISN 100  $\Omega$  impedance), of which the value can be determined by preliminary measurements. In two-current-probe method, as shown in Fig.3a,  $Z_{\text{setup}}$  can be obtained by connecting two different precision standard resistors between point A and B to replace the power



Fig. 3: Power transistor inter-electrode capacitance measurement by MCP method. (a) Using two current probes; (b) Using three current probes

transistor. Contrary to that, in three-current-probe method shown in Fig.3b,  $Z_{setup}$  can be obtained by replacing the power transistor with two precision standard resistors connecting A to B1 and A to B2 separately. Then it is necessary to repeat the aforementioned step twice and in each step, two precision standard resistors of different values can be used [16]. Once its value is determined, the unknown impedance  $Z_x$ can be obtained. In this case,  $Z_x$  is the impedance of the output capacitance  $C_{oss} = C_{ds} + C_{gd}$ . Thus, the  $C_{oss}$  evolution on different  $V_{DS}$  voltages can be determined in this measurement when the power transistor is in OFF-state.

Likewise, for the measurement circuit shown in Fig. 3b, the injected current flowing through  $C_{\rm gd}$  is measured by one CRP and that flowing through  $C_{\rm ds}$  is measured by another CRP. After determining  $Z_{\rm setup}$  value by preliminary measurement, both  $C_{\rm gd}$  and  $C_{\rm ds}$  evolution on different  $V_{\rm DS}$  voltages can be obtained in this case.

As shown in Fig. 3,  $V_{\rm GS}$  is zero volt, but it could also be polarized negatively by a battery. The results of a SiC JFET inter-electrode capacitance evolution for different  $V_{\rm DS}$ and  $V_{\rm GS}$  voltages can be found in [11] when the transistor is



Commercial current probes

Realized current probes

Fig. 4: Commercialized current probes and those used in the paper



Fig. 5: (a)  $C_{\rm oss}$  measurement configuration and (b) small-signal equivalent circuit by the MCP method

### in OFF state.

#### B. Extension to transistor in ON-state

As shown in eq.(1),  $Z_x$  is obtained by a subtraction. When the power transistor is in OFF-state,  $Z_x$  value is much bigger than  $Z_{setup}$  value around 1MHz, which corresponds to the frequency in which the inter-electrode capacitance values are determined. However, when the power transistor is in ONstate,  $Z_x$  value can be smaller than  $Z_{setup}$  value because of the channel conduction. In order to avoid measurement error by subtracting two big values to get a small one, it is necessary to decrease  $Z_{setup}$  value.

For this reason, at first, current probes used in this paper are those developed in the laboratory [17]. It is shown in Fig. 4 the comparison between the commercialized current probes and those used in this paper. The use of those small current probes can help to decrease the measurement loop dimension, thus decrease the current probes insertion impedance in the circuit as well as the connecting wire parasitic impedance. Thus, measurement sensibility can be increased. However, those smaller current probes are easily saturated by DC current. This drawback makes the measurement configuration in Fig. 3a inapplicable to ON-state characterization where the channel may conduct high DC current.



Fig. 6:  $C_{\rm gd}$  measurement configuration when power transistor is in ON-state

For this reason, a new measurement circuit to characterize  $C_{\rm oss}$  value is proposed in Fig. 5a. In this test configuration, a first 2.2 $\mu$ F capacitor is used to block the DC voltage between D and S in order to avoid the saturation of those smaller current probes by DC current. Meanwhile, a second capacitor of the same value is connected between G and S, in order to make G and S in short circuit around 1 MHz, because its impedance at this frequency is much smaller than that of  $C_{\rm gs}$ . A high impedance circuit is constituted by a 43 $\mu$ H inductor together with the LISN to guarantee that all the injected AC current flows through the power transistor.

In Fig. 5a,  $Z_{\text{setup}}$  is constituted by smaller current probe insertion impedance, connection wire parasitic impedance in the measurement loop and the impedance of the 2.2 $\mu$ F capacitor, which is much smaller than the  $Z_{\text{setup}}$  value in the measurement configuration shown in Fig. 3a.

An equivalent circuit of the power transistor in this characterization is represented in Fig. 5b, where R represents dynamic resistance value of the channel, L represents bonding wire parasitic inductance inside the power transistor packaging. Thus,  $C_{\rm oss}$  evolution when the power transistor is in ONstate can be obtained in this measurement configuration.

Similar to the above explanations, the three-current-probe method presented in Fig. 3b is not applicable to characterize the device capacitances when the channel is in conduction. For this reason, another measurement configuration is proposed in Fig. 6 to measure  $C_{\rm gd}$  value when power transistor is in ONstate. Two external 2.2 $\mu$ F capacitors are used to block the DC voltage between D and G, and between G and S in order to avoid the saturation of those smaller current probes by DC current. In the current loop represented by the red dotted line in Fig. 6, part of the injected current by CIP passes through  $C_{\rm gd}$  and is then measured by the CRP, so  $C_{\rm gd}$  values can be measured directly. The next section will present the result of such ON-state characterizations.

### III. SIC-JFET INTER-ELECTRODE CAPACITANCES CHARACTERIZATION

#### A. $C_{\rm gd}$ characterization

1) Multiple-current-probe (MCP) method: When the SiC-JFET is in linear region,  $C_{\rm gd}$  is first characterized by MCP



Fig. 7:  $C_{\rm gd}$  measurement results for different  $V_{\rm DS}$  values ( $V_{\rm GS}=1.4V$ ) by MCP method

method, of which the measurement circuit is illustrated in Fig. 6. In the measurement, junction temperature  $T_j$  is controlled to be constant at 25°C by using the relation  $T_j = T_m + R_{th(tot)}P$ , where  $T_m$  is the measured temperature,  $R_{th(tot)}$  is the total thermal resistance between the power transistor junction to the measurement point (including the device junction-case thermal resistance, case-sink thermal resistance and the isolation material thermal resistance between the device and the heat sink) and P is power transistor dissipated power. When P increases, it is necessary to decrease  $T_m$  in order to maintain  $T_j$  constant, which is realized by controlling the rotation speed of a fan in the measurement.

When  $V_{\rm GS} = 1.4$ V, the measured  $C_{\rm gd}$  impedance and phase at different  $V_{\rm DS}$  voltages is shown in Fig. 7. It can be seen that the measured phase is almost -90° around 1MHz, which indeed corresponds to a capacitance behavior. Thus,  $C_{\rm gd}$  values can be obtained directly.

2) Measurement by an impedance analyzer: To validate the above  $C_{\rm gd}$  measurement results by the MCP method, another measurement based on impedance analyzer (IA) (HP4294A, 40Hz-110MHz) is presented in Fig. 8a. The measurement principle is similar to that presented in the above section. The use of the Guard of the IA guarantees that the injected AC current flowing through  $C_{\rm ds}$  flows directly to the Guard (the potential of Guard is the same as Low) [18].  $C_{\rm gd}$  evolution is thereby directly measured, which is illustrated by the red dotted line showing in the current flow in Fig. 8a. Its values are also obtained around 1MHz.

When  $V_{\rm GS}$  is 1.2V and 1.4V,  $C_{\rm gd}$  characterization results of the above two methods are compared in Fig. 8b, in which it is shown that  $C_{\rm gd}$  measured by the MCP method corresponds perfectly with that measured by IA for the small  $V_{\rm DS}$  voltage values. This result is able to validate the presented MCP method to characterize  $C_{\rm gd}$  values when the power device is in linear region. With the advantage such as galvanic isolation between the measurement equipment and the power source, the MCP method is well adapted to characterize  $C_{\rm gd}$  values when the power device is in linear region. As what is shown in Fig. 8b, when the power device is in the linear region,  $C_{\rm gd}$ increases with the increase of the  $V_{\rm GS}$  voltage value. This result, which is involved in the power transistor switching trajectory, is important to model power device switching.



Fig. 8:  $C_{\rm gd}$  measurement (a) configuration and (b) results at different  $V_{\rm DS}$  and  $V_{\rm GS}$  voltages

#### B. $C_{oss}$ characterization

1) Multiple-current-probe method:  $C_{\rm oss}$  capacitance is first characterized by the MCP method with the measurement circuit shown in Fig. 5a, where G and S are in short-circuit by an external 2.2 $\mu$ F capacitor. In the power transistor equivalent circuit shown in Fig. 5b, the impedance of the 2.2 $\mu$ F capacitor between G and S, which includes its parasitic bonding wire inductance L, can be neglected in comparison with measured  $C_{\rm gd}$  impedance when the measurement frequency is inferior to 10MHz. Therefore, the measured admittance can be expressed by the following equation:

$$\underline{Y_{\rm mes}} = \frac{1}{R} + j\omega(C_{\rm oss}) \tag{2}$$

According to the eq.(2), output capacitance  $(C_{oss})$  values can be finally determined by calculating the imaginary part of the measured admittance.

It is presented in Fig. 9a the measured  $C_{\rm oss}$  admittance and phase when  $V_{\rm GS} = 1.4V$  and  $T_{\rm j} = 25^{\circ}C$ . From those measurement curves,  $C_{\rm oss}$  values can be determined around 1MHz and they are shown in Fig. 9b.

According to the internal structure of the power device presented in Fig. 2,  $C_{\rm ds}$  capacitance can be neglected. However, with the measurement results shown in Fig. 9b, it is shown that  $C_{\rm oss}$  values seem to increase above 10 nanofarads when the power device is in linear region. It is surmised by this result that there is a surge increase of the  $C_{\rm ds}$  values. In order



Fig. 9: (a)  $C_{\rm oss}$  measurement results and (b) values ( $V_{\rm GS}$ =1.4V)

to validate this result, the same power device is characterized by another measurement based on single-pulse switching.

2) single-pulse characterization: The setup of the singlepulse study is presented in Fig. 10a, which is constituted mainly from a buck converter. The device under test (DUT) is connected in series with the inductor as the load. The pulse duration t is regulated to keep  $T_j$  constant during the measurement. Current  $I_D$  is measured by an active current probe CP030 (DC-50MHz) while the voltage  $V_{DS}$  is measured by an active differential probe ADP305 (DC-100MHz). A 12bit (600MHz) oscilloscope is used to have more precision.

It is presented in Fig. 10b the waveforms of the current  $I_{\rm D}$  and the voltage  $V_{\rm DS}$  when t is 50 $\mu$ s. They are then combined and presented in Fig. 10c in the form of  $I_{\rm D}$ - $V_{\rm DS}$  plane. It is shown in Fig. 10c that at one  $V_{\rm DS}$  voltage, the measured  $I_{\rm D}$  during the pulse-ON is different from that measured during the pulse-OFF. This current difference is supposed due to the charge and discharge of  $C_{\rm oss}$  capacitances at pulse-ON and pulse-OFF.

To verify this hypothesis,  $C_{\rm oss}$  capacitance values are then calculated according to the RC equivalent circuit shown in Fig. 11a. The current  $I_{\rm D}$  slew rate during the measurement shown in Fig. 10b is smaller than  $1A/\mu s$ , so the bonding wires inductance L inside the power device packaging can be neglected. In Fig. 11a,  $R_{\rm s}$  represents static resistance values of



Fig. 10: Single-pulse characterization. (a) Setup; (b) Waveforms and (c)  $V_{\rm DS}$ - $I_{\rm D}$  relation ( $V_{\rm GS}$ =1.4V)

the SiC-JFET channel. Points A and B in Fig. 10c represent one  $V_{\rm DS}$  value at two different instants, thus the following equation can be applied to calculate  $C_{\rm oss}$  values.

$$\frac{V_{\rm DS}}{R_{\rm s}} = I - C_{\rm oss} \times \left(\frac{\mathrm{d}V_{\rm DS}}{\mathrm{d}t}\right) \tag{3}$$

Eq.(3) can be applied when voltage  $V_{\rm DS}$  rises and falls, which corresponds to points A and B in Fig. 10c. Then, by varying  $V_{\rm DS}$  voltage values in the equation,  $C_{\rm oss}$  evolution with  $V_{\rm DS}$  voltages can be determined when the power transistor is in linear region.

It is presented in Fig. 11b the comparison of  $C_{\text{oss}}$  values between this calculation and the measurement by the MCP



Fig. 11: (a) Equivalent circuit and (b)  $C_{\rm oss}$  measurement results

method. It is shown that the obtained  $C_{\rm oss}$  values by these two methods are similar, which confirms the apparent increase of  $C_{\rm oss}$  values when the power device is in linear region.

Finally, by using the obtained  $R_s$  and C values, the equivalent circuit shown in Fig. 11a is simulated in PSpice in order to validate  $V_{\rm DS}$  rising and falling dynamic effect. It is presented in Fig. 12 the comparison between the measurement and the simulation results, which shows a good consistency. It is surmised by this result that at one  $V_{\rm GS}$  voltage, the power transistor can be represented by a RC circuit model shown in Fig. 11a. It can be noted that, compared to the MCP method, this calculation method based on the single-pulse measurement makes it possible to control  $T_j$  more easily due to the short self-heating duration and to determine  $C_{\rm oss}$  values on high  $V_{\rm DS}$  voltage values when the power device is in linear region.

The above SiC-JFET inter-electrode capacitances characterization results reveal that, when the power device is in linear region,  $C_{\rm gd}$  capacitance increases slightly with  $V_{\rm GS}$  voltage and  $C_{\rm oss}$  capacitance seems to increase from around 1nF to more than 10 *n*F. Furthermore, it is presented by authors in [19] that the channel current might increase  $C_{\rm ds}$  capacitance values by a factor of 10 for a Si-MOSFET. Thus, it may seem consistent that for this SiC-JFET, the increase of the measured  $C_{\rm oss}$  apparent values is similarly due to a surge increase of the  $C_{\rm ds}$  capacitance values.

However, it is observed that there is a non-neglected internal gate resistor  $R_{\rm g}$  inside the power device packaging in the technical datasheet of the SiC-JFET. According to authors [20], the origin of one part of the  $R_{\rm g}$  is due to the gate electrode. The influence of the  $R_{\rm g}$  on characterization results is presented in the next section.



Fig. 12: Comparison between the simulation and the measurement waveforms when  $V_{\rm GS}$ =1.4V. (a)  $V_{\rm DS}$  rising; (b)  $V_{\rm DS}$  falling; (c)  $V_{\rm DS}$ - $I_{\rm D}$ 

### IV. INTERNAL GATE RESISTANCE $R_{\rm g}$ influence

In order to present the influence of  $R_{\rm g}$  on SiC-JFET characterization results when the power device is in linear region, it is necessary to model the characterization circuit with a detailed power device model. Therefore, internal gate resistor  $R_{\rm g}$  and parasitic resistor of drain  $R_{\rm d}$  and that of source  $R_{\rm s}$  are included in the power device model in order to obtain an analytical expression of the measured impedance.

## A. SiC-JFET characterization with internal $R_{\rm g}$

1) Multiple-current-probe method characterization circuit modeling: It is presented in Fig. 13 the small-signal model to represent power device (with  $C_{ds}$  and internal parasitic resistances) inter-electrode capacitances characterization by the MCP method when the power device is in linear region. The power device physical accessible electrodes are G', D' and S'. The influence of the parasitic inductances inside the packaging on measurement results can be neglected when the measurement frequency is inferior to 10MHz. The bias voltages of  $V_{\rm GS}$  and  $V_{\rm DS}$  are DC voltages, so they are not represented in the circuit. The AC signal is represented by a voltage generator  $\underline{V_1}$ . The gate voltage  $\underline{V_{GS}}$  variation can induce a channel current  $\underline{I_{ch}} = g \cdot \underline{V_{GS}}$ , where g represents the power transistor dynamic transconductance. When power transistor is in linear region, g is supposed to be independent of  $V_{\rm DS}$  voltage.

For  $C_{\rm gd}$  characterization presented in section III-A, the imaginary part of the measured impedance  $Z_{C_{\rm gd}}$ , which can be expressed by  $Im(\frac{V_1}{I_{\rm G}})$ , is calculated.

From the circuit shown in Fig. 13, the following six equations can be obtained:

$$\underline{V_{\rm DS}} = \underline{V_1} - \underline{I_{\rm D}} \cdot R_{\rm d} - \underline{I_{\rm S}} \cdot R_{\rm s} \tag{4}$$

$$\underline{V_{\rm DG}} = \underline{V_1} - \underline{I_{\rm D}} \cdot R_{\rm d} - \underline{I_{\rm G}} \cdot R_{\rm g}$$
(5)

$$\underline{V_{\rm GS}} = \underline{I_{\rm G}} \cdot R_{\rm g} - \underline{I_{\rm S}} \cdot R_{\rm s} \tag{6}$$

$$\underline{I_{\rm D}} = \underline{I_{\rm S}} + \underline{I_{\rm G}} \tag{7}$$

$$\underline{I_{\rm G}} = \frac{\underline{V_{\rm DG}}}{Z_{\rm C_{\rm gd}}} - \frac{\underline{V_{\rm GS}}}{Z_{\rm C_{\rm gs}}} \tag{8}$$

$$\underline{I_{\rm D}} = \frac{\underline{V_{\rm DG}}}{\underline{Z_{\rm C_{\rm gd}}}} + g \cdot \underline{V_{\rm GS}} + \frac{\underline{V_{\rm DS}}}{\underline{Z_{\rm C_{\rm ds}}}} \tag{9}$$

By replacing the equations (5) (6) (7) into (8), following equations can be obtained:

$$\underline{I_{\mathrm{G}}} = \frac{\underline{V_{\mathrm{I}}} - \underline{I_{\mathrm{D}}} \cdot R_{\mathrm{d}} - \underline{I_{\mathrm{G}}} \cdot R_{\mathrm{g}}}{\underline{Z_{\mathrm{C}_{\mathrm{gd}}}}} - \frac{\underline{I_{\mathrm{G}}} \cdot R_{\mathrm{g}} - \underline{I_{\mathrm{S}}} \cdot R_{\mathrm{s}}}{\underline{Z_{\mathrm{C}_{\mathrm{gs}}}}}$$
(10)

$$\frac{I_{\rm G}}{\underline{I_{\rm G}}} = \frac{\underline{V_1}}{\underline{Z_{\rm C_{\rm gd}}}} - \frac{R_{\rm g}}{\underline{Z_{\rm C_{\rm gd}}}} + \frac{R_{\rm g}}{\underline{Z_{\rm C_{\rm gs}}}} + \frac{R_{\rm s}}{\underline{Z_{\rm C_{\rm gs}}}}\right) \left(\underline{I_{\rm G}} + \frac{R_{\rm s}}{\underline{Z_{\rm C_{\rm gs}}}} - \frac{R_{\rm d}}{\underline{Z_{\rm C_{\rm gd}}}}\right) \left(\underline{I_{\rm D}}\right)$$
(11)

Similarly, by replacing the equations (4) (5) (6) (7) into (9), following equation is obtained:



Fig. 13: Small-signal model of the characterization circuit by the MCP method when power transistor in linear region

$$\underline{I_{\mathrm{D}}} = \frac{\underline{V_{\mathrm{1}}} - \underline{I_{\mathrm{D}}} \cdot R_{\mathrm{d}} - \underline{I_{\mathrm{G}}} \cdot R_{\mathrm{g}}}{\underline{Z_{\mathrm{C}_{\mathrm{gd}}}}} + g \cdot \underline{I_{\mathrm{G}}} \cdot R_{\mathrm{g}} - g \cdot \underline{I_{\mathrm{S}}} \cdot R_{\mathrm{s}} + \frac{\underline{V_{\mathrm{1}}} - \underline{I_{\mathrm{D}}} \cdot R_{\mathrm{d}} - \underline{I_{\mathrm{S}}} \cdot R_{\mathrm{s}}}{\underline{Z_{\mathrm{C}_{\mathrm{ds}}}}}$$
(12)

By using  $s = j\omega$  in the equations (11) et (12), following equations can be obtained:

$$sC_{\rm gd}\underline{V_1} = (1 + sC_{\rm gd}R_{\rm g} + sC_{\rm gs}R_{\rm g} + sC_{\rm gs}R_{\rm s}) \cdot \underline{I_{\rm G}} - (R_{\rm s}sC_{\rm gs} - R_{\rm d}sC_{\rm gd}) \cdot \underline{I_{\rm D}}$$
(13)

$$(sC_{\rm gd} + sC_{\rm ds}) \cdot \underline{V_1} = (R_{\rm g}sC_{\rm gd} - R_{\rm s}sC_{\rm ds} - gR_{\rm g} - gR_{\rm s}) \cdot \underline{I_{\rm G}} + (1 + sC_{\rm gd}R_{\rm d} + sC_{\rm ds}R_{\rm d} + sC_{\rm ds}R_{\rm s} + gR_{\rm s}) \cdot \underline{I_{\rm D}}$$

$$(14)$$

In the SiC-JFET technical datasheet, the value of the resistor  $R_{\rm g}$  may equal to several ohms, while that of  $R_{\rm s}$  is inferior to several tens of milliohms. Thus, with the hypothesis  $R_{\rm g} \gg R_{\rm s}$ , the above equations (13) and (14) can be simplified into the following forms:

$$sC_{\rm gd}\underline{V_1} = (1 + sC_{\rm gd}R_{\rm g} + sC_{\rm gs}R_{\rm g}) \cdot \underline{I_{\rm G}} - (R_{\rm s}sC_{\rm gs} - R_{\rm d}sC_{\rm gd}) \cdot \overline{I_{\rm D}}$$
(15)

$$(sC_{\rm gd} + sC_{\rm ds}) \cdot \underline{V_1} = (R_{\rm g}sC_{\rm gd} - R_{\rm s}sC_{\rm ds} - gR_{\rm g}) \cdot \underline{I_{\rm G}} + (1 + sC_{\rm gd}R_{\rm d} + sC_{\rm ds}R_{\rm d} + sC_{\rm ds}R_{\rm s} + gR_{\rm s}) \cdot \underline{I_{\rm D}}$$
(16)

Multiplying eq.(15) by  $(1 + sC_{\rm gd}R_{\rm d} + sC_{\rm ds}R_{\rm d} + sC_{\rm ds}R_{\rm s} + gR_{\rm s})$ and multiplying eq.(16) by  $(R_{\rm s}sC_{\rm gs} - R_{\rm d}sC_{\rm gd})$  and then adding the two equations, the current <u>ID</u> can be canceled in equations (15) and (16), so the equation below is thus obtained:

$$A1 \cdot I_{\rm G} = B1 \cdot V_1 \tag{17}$$

 $R_{\rm d}$  is supposed to be the same magnitude to  $R_{\rm s}$ , so the following hypothesis can be validated:

$$R_{\rm g} \gg R_{\rm s}, \quad R_{\rm g} \gg R_{\rm d},$$
  
and until 10MHz  $1 \gg \omega^2 C_{XY} C_{XY} R_X R_Y$  (18)

where X, Y are index which indicate either d, g or s.

By applying this hypothesis, A1 and B1 in eq.(17) can be expressed in the following forms:

$$A1 = 1 + gR_{\rm s} + s \left( C_{\rm gd}R_{\rm g} + 2C_{\rm ds}R_{\rm s} + C_{\rm gs}R_{\rm g} + 2gC_{\rm gd}R_{\rm g}R_{\rm s} \right)$$
(19)

$$B1 = -R_{\rm s}\omega^2 \left( C_{\rm gd}C_{\rm gs} + C_{\rm gd}C_{\rm ds} + C_{\rm ds}C_{\rm gs} \right) + s \left( 1 + gR_{\rm s} \right) C_{\rm gd}$$
(20)

For  $C_{\text{gd}}$  measurement, the imaginary part of the measured impedance  $Im\left(\frac{V_1}{I_{\text{G}}}\right)$  can be expressed by:

$$Im\left(\frac{\underline{V_1}}{\underline{I_G}}\right) \stackrel{e}{\models} \frac{E}{F}$$
(21)

where:

$$E = -R_{\rm s}\omega^3 \left(C_{\rm gd}C_{\rm gs} + C_{\rm gd}C_{\rm ds} + C_{\rm ds}C_{\rm gs}\right)$$
  
×  $\left(C_{\rm gd}R_{\rm g} + 2C_{\rm ds}R_{\rm s} + C_{\rm gs}R_{\rm g} + 2gC_{\rm gd}R_{\rm g}R_{\rm s}\right)$  (22  
 $-\omega \left(1 + gR_{\rm s}\right)^2 C_{\rm gd}$ 

and:

$$F = \left( R_{\rm s} \omega^2 \left( C_{\rm gd} C_{\rm gs} + C_{\rm gd} C_{\rm ds} + C_{\rm ds} C_{\rm gs} \right) \right)^2 + \omega^2 \left( 1 + g R_{\rm s} \right)^2 C_{\rm gd}^2$$
(23)

By using the same hypothesis (18), eq.(21–23) can be simplified into:

$$Im\left(\frac{\underline{V}_1}{\underline{I}_{\mathrm{G}}}\right) = \frac{1}{\omega C_{\mathrm{gd}}}$$
 (24)

It is shown in the above equation that when the power device is in linear region,  $C_{\rm gd}$  measurement in the circuits presented in Fig. 6 and Fig. 8a is valid to characterize its values. In other words, the internal resistor  $R_{\rm g}$  does not interfere with the  $C_{\rm gd}$ measurement.

In contrast, the determination of  $C_{oss}$  is not so straightforward, as will be shown below.

For the  $C_{\rm oss}$  measurement presented in section III-B, the imaginary part of the measured admittance  $Y_{C_{\rm oss}}$ , which can be expressed by  $Im(\frac{I_{\rm D}}{V_1})$ , is calculated.

Multiplying eq.(15) by  $(R_{\rm g}sC_{\rm gd} - R_{\rm s}sC_{\rm ds} - gR_{\rm g})$  and multiplying eq.(16) by  $(1 + sC_{\rm gd}R_{\rm g} + sC_{\rm gs}R_{\rm g})$  and then subtracting the two equations, the current <u>I<sub>G</sub></u> in equations (15) and (16) can be canceled, the following equation can thus be obtained:

$$A2 \cdot I_{\rm D} = B2 \cdot V_1 \tag{25}$$

By applying the same hypothesis (18), A2 and B2 in eq.(25) can be expressed in the following form:

$$A2 = 1 + gR_{\rm s} + s\left(C_{\rm gd}R_{\rm g} + 2C_{\rm ds}R_{\rm s} + C_{\rm gs}R_{\rm g} + 2gC_{\rm gd}R_{\rm g}R_{\rm s}\right)$$
(26)



Fig. 14: SiC-JFET characterization by single-pulse method with  $R_{\rm g}$ ,  $R_{\rm d}$  and  $R_{\rm s}$ 

$$B2 = -R_{\rm g}\omega^2 \left(C_{\rm gd}C_{\rm gs} + C_{\rm gd}C_{\rm ds} + C_{\rm ds}C_{\rm gs}\right) +s \left(C_{\rm ds} + C_{\rm gd} + gC_{\rm gd}R_{\rm g}\right)$$
(27)

For  $C_{\text{oss}}$  measurement, by using the same hypothesis (18), the imaginary part of the measured admittance  $Im\left(\frac{\frac{H}{1}}{\frac{1}{1}}\right)$  can be expressed in the following relation:

$$Im\left(\frac{I_{\rm D}}{\underline{V_{\rm 1}}}\right) \left(= \omega \frac{C_{\rm ds} + C_{\rm gd} + gR_{\rm g}C_{\rm gd}}{1 + gR_{\rm s}} \right)$$
(28)

Unlike  $C_{\rm gd}$  measurement, it is shown in the above relation that when the power device is in linear region, the measured  $C_{\rm oss}$  values by the circuit shown in Fig. 5a no longer equals to  $C_{\rm oss} = C_{\rm ds} + C_{\rm gd}$ . In fact, power transistor dynamic transconductance g and its internal gate resistance  $R_{\rm g}$  will increase the apparent capacitance values by a term  $g \cdot R_{\rm g} \cdot C_{\rm gd}$ , which reveals the influence of the internal gate resistance on measurement results.

2) single-pulse characterization circuit modeling: It is presented in section III-B that the difference of the current  $I_{\rm D}$ values at one  $V_{\rm DS}$  voltage (Fig. 10c) is possibly due to the charge and discharge of the  $C_{\rm oss}$  capacitance at pulse-ON and pulse-OFF. It is presented in Fig. 14 the SiC-JFET characterization circuit by single-pulse method, in which  $R_{\rm g}$ ,  $R_{\rm d}$  and  $R_{\rm s}$  are included in the power device model. It is illustrated by red lines the direction of each electrical variable during the pulse-ON, which corresponds to  $dV_{\rm DS}/dt > 0$  with the indicated trajectory in Fig. 10c. It is illustrated by blue lines the direction of each electrical variable during the pulse-OFF, which corresponds to  $dV_{\rm DS}/dt < 0$  with the indicated trajectory in Fig. 10c.

It is shown in Fig. 14 that during pulse-ON,  $C_{\rm gd}$  charge current  $I_{C_{\rm gd}}$  passes through  $R_{\rm g}$ , which induces a drop voltage  $V_{R_{\rm g}}$  across  $R_{\rm g}$ ; also the source current  $I_{\rm S}$  passes through  $R_{\rm s}$ , which induces a voltage  $V_{R_{\rm s}}$  across  $R_{\rm s}$ . Thus, during the pulse-ON, the voltage  $V_{\rm GS1}$  can be calculated by the following equation:

$$V_{\rm GS1} = V_{\rm G} + I_{\rm G1}R_{\rm g} - I_{\rm S1}R_{\rm s}$$
(29)



Fig. 15: Determination of  $R_g$  value. (a) Measurement circuit; (b) Equivalent circuit when SiC-JFET is blocked; (c) Measurement result

The similar analysis can be applied in pulse-OFF process, thus during the pulse-OFF, the voltage  $V_{GS2}$  can be calculated by:

$$V_{\rm GS2} = V_{\rm G} - I_{\rm G2}R_{\rm g} - I_{\rm S2}R_{\rm s}$$
(30)

It is shown in the equations (29) and (30) that because of the  $R_{\rm g}$  and  $R_{\rm s}$  resistances,  $V_{\rm GS}$  is no longer the imposed voltage  $V_{\rm G}$  during the characterization. By applying the measurement data in Fig. 10c, it can be verified that  $V_{\rm GS1} > V_{\rm GS2}$  during the characterization. Thus, the difference of the drain current in Fig. 10c is partly due to this  $V_{\rm GS}$  voltage difference and not due to a surge increase of  $C_{\rm ds}$  capacitance values.

It is shown in this part and the previous one that both  $R_{\rm g}$  and  $R_{\rm s}$  resistances have influence on the obtained capacitance values, thus it is necessary to estimate their values, which will be presented in the next part.

3) Internal resistances  $R_g$  and  $R_s$  estimation: The  $R_g$  resistance can be estimated with the measurement circuit shown in Fig. 15a using the MCP method [16]. When the SiC JFET is blocked, it can be represented by the equivalent circuit shown in Fig. 15b, in which the  $2.2\mu$ F external capacitor is modeled by its capacitance in series with the equivalent series resistance (ESR)  $R_c$  and the equivalent series inductance (ESL)  $L_c$ . As  $R_g$  is the biggest resistance and it is much bigger than  $R_s$ , its value is obtained from the results shown in Fig. 15c, in which it is given by the resonance frequency. Thus, its value can be estimated about  $1.3\Omega$ .







Fig. 17: Apparent "Coss" capacitance measurement results when the SiC-JFET in linear region ( $V_{\rm GS} = 1.4$ V)

There is also a term  $1 + gR_s$  in the denominator of the eq.(28), so it is necessary to estimate  $R_s$  value to quantify its influence on the measurement results. For this reason, its superior boundary is calculated by the following method. First, according to the power device model presented in Fig. 14, the obtained  $I_D$ - $V_G$  curve in the measurement is an apparent transconductance, in which  $V_G$  is altered by the term  $I_D \cdot R_s$  that is illustrated in Fig. 16.

Nevertheless, as shown in Fig. 16,  $R_{\rm s}$  can not be superior to reverse apparent dynamic transconductance:  $\frac{1}{g'} = \frac{dV_{\rm G}}{dI_{\rm D}}$ . Otherwise, the real power device dynamic transconductance  $g = \frac{dI_{\rm D}}{dV_{\rm GS}}$  obtained from:

$$\frac{1}{g} = \frac{dV_{\rm GS}}{dI_{\rm D}} = \frac{dV_{\rm G}}{dI_{\rm D}} - R_{\rm s} = \frac{1}{g'} - R_{\rm s},$$
(31)

would be inferior to 0, which means an impossible negative dynamic transconductance is obtained. Therefore, it is necessary that  $R_{\rm s}$  is inferior to  $\left(\frac{\mathrm{d}V_{\rm G}}{\mathrm{d}I_{\rm D}}\right)_{min}$ , which is about 14 milliohms in this case. As a consequence, it can be stated that  $R_{\rm g} >> R_{\rm s}$ .

The estimated  $R_{\rm g}$  and  $R_{\rm s}$  values are used in the following paragraphs to validate the characterization results.

## B. Validation

The characterization results, by the MCP and single-pulse methods, are validated by including the influence of the SiC-JFET internal  $R_{g}$ .



Fig. 18: Comparison between the model and the measurement of SiC-JFET characteristics ( $T_{\rm j} = 25^{\circ}$ C). (a) SiC-JFET model; (b) Static characteristics, (c)  $C_{\rm gd}$  capacitance values

1) Multiple-current-probe method characterization: As what is shown in eq.(24),  $C_{\rm gd}$  capacitance measurement results are not influenced by the  $R_{\rm g}$  resistance when the SiC-JFET is in linear region.

With the measured  $C_{\rm gd}$  capacitance values, the apparent "Coss" capacitance values can be calculated according to the eq.(28) and then compared to the measurement. The  $R_{\rm s}$  value in eq.(28) can be varied from its minimal value  $0\Omega$  to its estimated maximal value  $14m\Omega$  in section IV-A3, by which the calculation result of eq.(28) can reach its maximal value and minimal value correspondingly. Because of the SiC-JFET internal structure,  $C_{\rm ds} = 0$  is imposed in eq.(28). The calculation results are compared with the measured apparent "Coss" capacitance values in Fig. 17.

It is shown in Fig. 17 that the measured apparent "Coss"



Fig. 19: Comparison of  $I_{\rm D}$ - $V_{\rm DS}$  between the model and the measurement ( $V_{\rm GS} = 1.4V$ ,  $T_{\rm j} = 25^{\circ}$ C)

capacitance values are between the minimal and maximal calculation result of the eq. (28). Therefore, when the power device is in linear region, the surge increase of the "Coss" capacitance values is certainly due to the influence of  $gR_{\rm g}$  on the measurement and not due to an increase of the  $C_{\rm ds}$  capacitance values.

2) single-pulse characterization: To validate the influence of  $R_{\rm g}$  on the current  $I_{\rm D}$  difference observed in Fig. 10c, a SiC-JFET behavioral model presented in Fig. 18a is used in the simulation circuit shown in Fig. 10a, in which the SiC-JFET is polarized with  $V_{\rm GS} = 1.4V$ . The comparison between the simulation and the measurement of static characteristic has been presented in Fig. 18b. The following equation eq.(32) is used to express  $C_{\rm gd}$  capacitance values when the SiC-JFET is in linear region with  $0V \le V_{\rm GS} \le 2V$ . The parameters are obtained by the fitting method:  $a = 8.24 \times 10^3, b =$  $0.7625, c = 1.12, d = 1.5 \times 10^2, e = 0.0021$  (various units to satisfy the equation where  $V_{\rm GS}, V_{\rm DS}$  voltages are expressed in volts and  $C_{\rm rss}$  in picofarads). The comparison between the chosen function and the measurement is shown in Fig. 18c.

$$C_{\rm rss} = \frac{a}{1 + \left(\frac{V_{\rm DS} - V_{\rm GS} + 2}{b}\right)^c} + d \cdot \exp\left(-e \cdot \left(V_{\rm DS} - V_{\rm GS} + 2\right)\right)$$
(32)

It is presented in Fig. 19 that the presented power device model reproduces almost the same current difference  $\Delta I_D$  at one  $V_{DS}$  voltage during the current rising and falling. Actually, some difference can be noticed between the measurement and model depending on  $V_{DS}$  (up to about 30%). As  $\Delta I_D$ directly depends on g, it is principally due to their difference on dynamic transconductance. Indeed, small differences are likely to occur between the static characterization dataset and the fitting functions, because I-V curves are first fitted for each  $V_{GS}$ , and then the obtained parameters are fitted as functions of  $V_{GS}$ . Still, it is shown in Fig. 19 that  $\Delta I_D$  is principally due to the  $\Delta V_{GS}$  variation during the characterization.

Thus, it is presented in the above results the influence of the  $R_{\rm g}$  resistance on characterization results by both the MCP and the single-pulse methods. The results in this section reveal that the increase of the apparent  $C_{\rm oss}$  capacitance values when the power device is in linear region is due to the internal gate



Fig. 20: SiC-JFET (a) switching circuit including parasitic inductances and (b) its realization

 $R_{\rm g}$  resistance. This resistance can vary  $V_{\rm GS}$  voltage during the characterization, thus increase the measured  $C_{\rm oss}$  capacitance values. The SiC-JFET model when including the measured  $C_{\rm gd}$  values variation and when considering  $C_{\rm ds}=0$  is then compared with the measurement on switching in the next section.

#### V. SIC-JFET MODEL VALIDATION

A buck converter with the studied SiC-JFET and one SiCdiode (CSD20060D) in the circuit shown in Fig. 20a is used to measure switching waveforms. The transistor is controlled by a driver based on the similar circuit presented in [21]. The power converter realization is shown in Fig. 20b.

The measurement conditions are: V = 120V and  $I_{out} = 10$ A. Voltage  $V_{DS}$  is measured by a voltage passive probe (VP) PPE4kV (4kV, 400MHz), while current  $I_D$  is measured by a current surface probe (CSP) FCC F-96 (1MHz-450MHz).



Fig. 21: SiC diode modeling. (a) Static characteristic; (b) Dynamic characteristic

The transfer impedance of the CSP is obtained at first on a PCB with the same geometry to that used in the power converter. CSP transfer impedance can then be used to correct the measured current. More details on how to use the CSP are presented in [22].

The bus capacitor  $C_{bus}$  and the load are characterized with the impedance analyzer. An equivalent circuit valid until 100MHz of each component is proposed in the simulation circuit in PSpice. The parasitic inductances of the switching loop are indicated in Fig. 20a, in which the measured  $L_{C_{\text{bus}}} =$ 4nH,  $L_{\text{para1}} = 25n$ H (lumped value),  $L_{\text{para2}} = 15n$ H,  $L_{\text{diode}} = 4n \text{H}$  and  $L_{\text{driver}} = 36n \text{H}$  (lumped value) represent parasitic inductances in the bus capacitor, power converter, diode packaging and the driver circuit. The  $L_{\rm d} = 2n H$  and  $L_{\rm s} = 6n {\rm H}$  represent parasitic inductances inside the power transistor packaging. The gate parasitic inductance can be neglected in comparison with  $L_{driver}$ , thus only internal gate resistor  $R_{g}$  with its measured value is added in the simulation circuit. The SiC-diode static characteristic is modeled by a current generator and its dynamic characteristic is modeled by its junction capacitor  $C_i$  evolution, which are shown in Fig. 21. The SiC-JFET is modeled by its equivalent circuit shown in Fig. 18a.

The switching waveforms comparison between the model and the measurement when the gate resistance of the driver  $R_{\rm driver} = 1\Omega$  is shown in Fig. 22. It is shown that turnon and turn-off transitions are about 20*n*s. The model of the SiC-JFET represents correctly both the di/dt, dv/dt during the switchings and the resonance behavior, which is mainly due to the resonance between the switching loop parasitic





Fig. 22: Comparison between the model and the measurement when  $R_{\rm driver}=1\Omega$ . (a) Turn-on waveforms; (b) Turn-off waveforms

inductances with the diode  $C_j$  during SiC-JFET turn-on and with the transistor equivalent capacitance between D and S during SiC-JFET turn-off, at the end of the switching.

In order to study the robustness of the proposed model, the circuit is simulated in another switching condition when  $R_{driver}$  is 10 $\Omega$ . The comparison of switching waveforms given in Fig. 23 show a good agreement between the measurement and the simulation. The results confirm the robustness of the proposed model. However, one reason of the mismatch between the simulation and the measurement is supposed to be the lack of the mutual inductance in the simulation circuit. The mutual inductance might be obtained according to some numerical simulation software such as InCa3D, COMSOL.

### VI. CONCLUSION

In this paper, in order to finely model power semiconductor devices, the inter-electrode capacitances of a "normally-off" SiC-JFET are characterized when the power device is in linear region. The characterization of the  $C_{\rm gd}$  based on the multiple-current-probe method is validated by the measurement in impedance analyzer. The determination of  $C_{\rm oss}$  based on the same method is compared with another characterization in single-pulse. It is shown in the measurement results that when the SiC-JFET is in OFF-state,  $C_{\rm oss}$  equals to  $C_{\rm rss}$  value, which confirms the absence of the capacitance  $C_{\rm ds}$ . However,

Fig. 23: Comparison between the model and the measurement when  $R_{\rm driver} = 10\Omega$ . (a) Turn-on waveforms; (b) Turn-off waveforms

when the power device is in linear region, it is shown in the  $C_{\rm oss}$  measurement that its values can increase a tenfold.

It is shown by this study that the existence of a gate resistance  $(R_g)$  inside the SiC-JFET packaging influence the characterization results. Indeed, voltage  $V_{\rm GS}$  during the characterization is varied by the current flowing through  $R_g$ , thus apparent inter-electrode capacitances are varied.

A transistor model based on the characterization results is proposed. The switching waveforms in the simulation are compared with the measurement. It is shown that the behavioral model can represent correctly the di/dt and dv/dt switching waveforms.

The SiC-JFET inter-electrode capacitances characterization results are validated by the presence of this power transistor internal gate resistance  $R_{\rm g}$ . The proposed methods in this paper can be applied to power semiconductor devices of different technologies. Special caution is necessary when the characterization in linear region of a power transistor in which the  $C_{\rm ds}$  capacitance can not be neglected.

The comparison of the SiC-JFET behavioral models with and without its inter-electrode capacitances characterization when the power device is in the linear region will be reported in future work. The proposed model will be used to estimate the power loss and to study the EMI aspects induced by the power converters.

#### REFERENCES

- [1] A. Escobar-Mejia, C. Stewart, J. Hayes, S. Ang, J. Balda, and S. Talakokkula, "Realization of a Modular Indirect Matrix Converter System Using Normally Off SiC JFETs," *Power Electronics, IEEE Transactions* on, vol. 29, no. 5, pp. 2574–2583, 2014.
- [2] F. Filsecker, R. Alvarez, and S. Bernet, "The Investigation of a 6.5kV, 1-kA SiC Diode Module for Medium Voltage Converters," *Power Electronics, IEEE Transactions on*, vol. 29, no. 5, pp. 2272–2280, 2014.
- [3] Z. Liang, P. Ning, and F. Wang, "Development of Advanced All-SiC Power Modules," *Power Electronics, IEEE Transactions on*, vol. 29, no. 5, pp. 2289–2295, 2014.
- [4] Nguyen Xuan Bac and Vilathgamuwa, D.M. and Madawala, U.K., "A SiC-Based Matrix Converter Topology for Inductive Power Transfer System," *Power Electronics, IEEE Transactions on*, vol. 29, pp. 4029– 4038, Aug 2014.
- [5] Wang, Z. and Shi, X. and Tolbert, L.M. and Wang, F.F. and Liang, Z. and Costinett, D. and Blalock, B.J., "A High Temperature Silicon Carbide mosfet Power Module With Integrated Silicon-On-Insulator-Based Gate Drive," *Power Electronics, IEEE Transactions on*, vol. 30, pp. 1432– 1445, March 2015.
- [6] Z. Chen, Y. Yao, D. Boroyevich, K. Ngo, P. Mattavelli, and R. K., "A 1200V, 60A SiC MOSFET Multichip Phase-Leg Module for High-Temperature, High-Frequency Applications," *Power Electronics, IEEE Transactions on*, vol. 29, no. 5, pp. 2307–2320, 2014.
- [7] R. Mitova, R. Ghosh, U. Mhaskar, D. Klikic, M.-X. Wang, and A. Dentella, "Investigations of 600-V GaN HEMT and GaN Diode for Power Converter Applications," *Power Electronics, IEEE Transactions* on, vol. 29, no. 5, pp. 2441–2452, 2014.
- [8] J. Rabkowski, D. Peftitsis, and H.-P. Nee, "Parallel-Operation of Discrete SiC BJTs in a 6-kW/250-kHz DC/DC Boost Converter," *Power Electronics, IEEE Transactions on*, vol. 29, no. 5, pp. 2482–2491, 2014.
- [9] S. Rael and B. Davat, "A Physics-Based Modeling of Interelectrode MOS Capacitances of Power MOSFET and IGBT," *Power Electronics, IEEE Transactions on*, vol. 23, no. 5, pp. 2585–2594, 2008.
- [10] P. Ralston, T. Duong, N. Yang, and D. Berning et al., "High-Voltage capacitance measurement system for SiC power MOSFETs," in *Energy Conversion Congress and Exposition*, 2009. ECCE 2009. IEEE, pp. 1472 –1479, sept. 2009.
- [11] K. Li, A. Videt, and N. Idir, "SiC/GaN power semiconductor devices inter-electrode capacitances characterization based on multiple current probes," in *Power Electronics and Applications (EPE)*, 2013 15th European Conference on, pp. 1–9, 2013.
- [12] J.-S. Lai, X. Huang, E. Pepa, and S. Chen et al., "Inverter EMI modeling and simulation methodologies," *Industrial Electronics, IEEE Transactions on*, vol. 53, pp. 736 – 744, june 2006.
- [13] L. Aubard, G. Verneau, J. Crebier, C. Schaeffer, and Y. Avenas, "Power MOSFET switching waveforms: an empirical model based on a physical analysis of charge locations," in *Power Electronics Specialists Conference*, 2002. pesc 02. 2002 IEEE 33rd Annual, vol. 3, pp. 1305 – 1310 vol.3, 2002.
- [14] V. Hoch, J. Petzoldt, H. Jacobs, and A. Schlogl et al., "Determination of transient transistor capacitances of high voltage MOSFETs from dynamic measurements," in *Power Semiconductor Devices IC's*, 2009. *ISPSD 2009. 21st International Symposium on*, pp. 148–151, june 2009.
- [15] E. Platania, Z. Chen, F. Chimento, and A. Grekov et al., "Physics-Based Model for a SiC JFET Accounting for Electric-Field-Dependent Mobility," *Industry Applications, IEEE Transactions on*, vol. 47, pp. 199 –211, jan.-feb. 2011.
- [16] K. Li, A. Videt, and N. Idir, "Multiprobe Measurement Method for Voltage-Dependent Capacitances of Power Semiconductor Devices in High Voltage," *Power Electronics, IEEE Transactions on*, vol. 28, no. 11, pp. 5414–5422, 2013.
- [17] C. Cuellar, N. Idir, A. Benabou, and X. Margueron, "High frequency current probes for common-mode impedance measurements of power converters under operating conditions," in *Power Electronics and Applications, 2013. EPE '13. 15th European Conference on*, pp. 1–8, 2013.
- [18] "Agilent Impedance Measurement Handbook," a guide to measurement technology and techniques, Agilent Technologies, 2009.
- [19] V. Hoch, J. Petzoldt, A. Schlogl, H. Jacobs, and G. Deboy, "Dynamic characterization of high voltage power MOSFETs for behavior simulation models," in *Power Electronics and Applications, 2009. EPE '09. 13th European Conference on*, pp. 1–10, sept. 2009.
- [20] M. Kang, I. M. Kang, Y. H. Jung, and H. Shin, "Separate Extraction of Gate Resistance Components in RF MOSFETs," *Electron Devices, IEEE Transactions on*, vol. 54, pp. 1459–1463, June 2007.

- [21] R. Kelley, A. Ritenour, D. Sheridan, and J. Casady, "Improved two-stage DC-coupled gate driver for enhancement-mode SiC JFET," in *Applied Power Electronics Conference and Exposition (APEC), 2010 Twenty-Fifth Annual IEEE*, pp. 1838 –1841, feb. 2010.
- [22] Li, K. and Videt, A. and Idir, N., "Using Current Surface Probe to Measure the Current of the Fast Power Semiconductors," *Power Electronics, IEEE Transactions on*, vol. 30, pp. 2911–2917, June 2015.